# **CSE 241**

Lecture 5





#### Overview for this lecture

- Reminders
- Finish Combinational Logig



#### Reminders

Including today there are 5 more sessions and then the final exam



## **Exam Regrade Rules**

- Treat as a take home exam
- Can earn up to half the points lost back
- Do not write on the original exam
  - o if you do you will not be eligible for corresponding regrade points
- You must redo the entire problem, not just the part of the problem you got wrong
  - On the multipart problem each part (a, b c, ect.) you do not need to redo the entire problem, just the entire part of the problem (a, b, d, ect)
- Use your resources open note, open book, ask the instructor
  - DO NOT TALK TO OTHER STUDENTS OR PEOPLE!!!
- Due at start of lecture on Wednesday



## Questions?



# What is Combinational Logic?

- Circuits fall into one of two categories
  - Combinational
  - Sequential
- These circuits depend on only the current inputs



Copyright ©2013 Pearson Education, publishing as Prentice Hall



#### MSI

- Medium Scale Integration
- Level of complexity of the combinational logic we will explore
- How Complex Is This?
  - All these circuits can be fabricated to an IC

Anyone recall what IC is short for?



# Some key things about Combinational Logic Design

- No Feedback Paths
- No Memory Elements
- Can have multiple inputs and outputs



# **Design Procedure**

- 1. Determine the number of inputs and outputs- Assign a symbol to each
- 2. Derive the Truth Table
- 3. Obtain the simplified Boolean functions for each output as a function of the inputs
- 4. Draw the logic diagram and verify correctness (manually or by simulation)



# Multiplexers

- These are a fundamental of combinational logic design
- We often call them a mux or muxes
- There are power of 2 inputs
- Select one output
  - this is why we like them





Copyright ©2013 Pearson Education, publishing as Prentice Hall



# We can build bigger









## Or we can make more decisions

|       | F | z | y | x |
|-------|---|---|---|---|
| F = z | 0 | 0 | 0 | 0 |
| 1 \   | 1 | 1 | 0 | 0 |
| F = z | 1 | 0 | 1 | 0 |
| 1 2   | 0 | 1 | 1 | 0 |
| F = 0 | 0 | 0 | 0 | 1 |
| 1 – 0 | 0 | 1 | 0 | 1 |
| F = 1 | 1 | 0 | 1 | 1 |
| 1 – 1 | 1 | 1 | 1 | 1 |

(a) Truth table



(b) Multiplexer implementation

Copyright ©2013 Pearson Education, publishing as Prentice Hall



# But what is going on inside?

It is really just multiple 2 to 1 multiplexers

Let me show you...

## Let's work out a 8 to 1 Mux

# How does this play into combinational logic?

- Look at the truth table two rows at a time.
  - Compare f with the least significant variable.
    - If f = 0, that data input is 0.
    - If f = 1, that data input is 1.
    - If f = the least significant variable w, that data input is w.
    - If f = w', that data input is w'.

# Let's do an example

$$f(A,B,C) = \Sigma m(0,1,2,7)$$

#### Exercise

$$F(A,B,C) = \Sigma m(0,2,3,7)$$

#### Decoder

- Decoders decode encoded information.
- A decoder has
  - o n data inputs,
  - an enable input
  - and typically 2n outputs.
- Only one output is active at a time.
- These are really useful for memory addressing



- A decoder generates all possible minterms of n variables.
- To design any combinational logic circuit simply connect the outputs for the desired minterms to an OR gate.

## What does a 3 to 8 Line Decoder do?

**Table 4.6**Truth Table of a Three-to-Eight-Line Decoder

| Inputs |   |   |    |                |                | Out                   |                |                |                |                |
|--------|---|---|----|----------------|----------------|-----------------------|----------------|----------------|----------------|----------------|
| x      | y | z | Do | D <sub>1</sub> | D <sub>2</sub> | <b>D</b> <sub>3</sub> | D <sub>4</sub> | D <sub>5</sub> | D <sub>6</sub> | D <sub>7</sub> |
| 0      | 0 | 0 | 1  | 0              | 0              | 0                     | 0              | 0              | 0              | 0              |
| 0      | 0 | 1 | 0  | 1              | 0              | 0                     | 0              | 0              | 0              | 0              |
| 0      | 1 | 0 | 0  | 0              | 1              | 0                     | 0              | 0              | 0              | 0              |
| 0      | 1 | 1 | 0  | 0              | 0              | 1                     | 0              | 0              | 0              | 0              |
| 1      | 0 | 0 | 0  | 0              | 0              | 0                     | 1              | 0              | 0              | 0              |
| 1      | 0 | 1 | 0  | 0              | 0              | 0                     | 0              | 1              | 0              | 0              |
| 1      | 1 | 0 | 0  | 0              | 0              | 0                     | 0              | 0              | 1              | 0              |
| 1      | 1 | 1 | 0  | 0              | 0              | 0                     | 0              | 0              | 0              | 1              |

 $D_{1} = x'y'z$   $D_{2} = x'yz'$   $D_{3} = x'yz$   $D_{4} = xy'z'$   $D_{5} = xy'z$   $D_{6} = xyz'$ 

Copyright ©2013 Pearson Education, publishing as Prentice Hall

 $D_0 = x'y'z'$ 

Copyright ©2012 Pearson Education, publishing as Prentice Hall

## Let's do an example of a decoder

$$F(A,B,C) = \Sigma m(0,1,2,7)$$

#### **Exercise**

$$F(A,B,C) = \Sigma m(0,2,3,6,7)$$

## Memory Addressing with Decoders

- Decoders are used to implement memory addresses.
- Memory is organized in rows.
- The address is input to the decoder; the select lines at the decoder's output select the row.

# Read Only Memory - ROM

- A read-only-memory (ROM) provides permanent memory storage.
- It is composed of individual cells which are organized into rows of words.
- Variations are PROM and EEPROM which allow rewriting the contents of cells.

# **Decoding a Memory Address**



Figure 6.21. A  $2^m \times n$  read-only memory (ROM) block.



## Demultiplexer

- A demultiplexer sends one data input to one of several outputs.
  - A decoder can serve as a demultiplexer.
  - Data is input on the enable line.
  - The other inputs determine which output line receives the data.
  - An n-to-2<sup>n</sup> decoder can serve as a 1-to-n demultiplexer.

What is the opposite of Decoders?

#### **Encoders**

- Encoders are the opposite of decoders.
- They encode information into more compact forms.
- A binary encoder encodes information from 2<sup>n</sup> inputs into an n-bit code.
- A priority encoder outputs the input with highest priority.

# **Priority Encoder**

The function is if there are two or more inputs then the one with highest priority will take precedence

**Table 4.8** *Truth Table of a Priority Encoder* 

|              | Inp          | uts            |       | utput | ts |   |
|--------------|--------------|----------------|-------|-------|----|---|
| $D_0$        | $D_1$        | D <sub>2</sub> | $D_3$ | X     | y  | V |
| 0            | 0            | 0              | 0     | X     | X  | 0 |
| 1            | 0            | 0              | 0     | 0     | 0  | 1 |
| $\mathbf{X}$ | 1            | 0              | 0     | 0     | 1  | 1 |
| $\mathbf{X}$ | $\mathbf{X}$ | 1              | 0     | 1     | 0  | 1 |
| X            | X            | X              | 1     | 1     | 1  | 1 |

Copyright ©2012 Pearson Education, publishing as Prentice

| \        | $D_2D_2$      |                  |                 |                  |       |
|----------|---------------|------------------|-----------------|------------------|-------|
| $D_0D_1$ | $D_2D_3 = 00$ | 01               | 11              | 10               |       |
|          | $m_0$ X       | $m_1$ 1          | $m_3$           | $m_2$            |       |
|          | $m_4$         | $m_5$            | $m_7$ 1         | m <sub>6</sub> 1 |       |
| 1.0      | $m_{12}$      | $m_{13}$ 1       | $m_{15}$ 1      | m <sub>14</sub>  | $D_1$ |
| $D_0$    | $m_8$         | m <sub>9</sub> 1 | m <sub>11</sub> | $\mathbf{x}$     | 1,    |
| · ·      | L             | $x = D_2$        | $D_3$ $D_3$     |                  | J     |

 $D_{0}D_{1}D_{2}D_{3} \qquad D_{2}$   $00 \qquad 01 \qquad 11 \qquad 10$   $00 \qquad X \qquad 1 \qquad 1 \qquad 1$   $01 \qquad 1 \qquad 1 \qquad 1$ 

an auditable of Proster Mall



## **Code Convertors**

# BCD to 7 Segment Display



Figure 6.25. A BCD-to-7-segment display code converter.

## Let's Design a Display Decoder

- What does that mean?
  - Based off an Altera Lab
  - We will be able to control the placement of HELLO across 5- 7 segment Displays
- Where do we start?
  - The decoder for the letters
    - We will design a 3 to 7 decoder to control our 7-segment display
    - We won't use all the combinations, unused combinations we will just turn the display off